



# 50MHz, Zero-Crossover, Low-Distortion, High CMRR, RRI/O, Single-Supply Operational Amplifier

#### 1 FEATURES

- Qualified for Automotive Applications
- AEC-Q100 Qualified with the Grade 1
- GAIN BANDWIDTH: 50MHz
- Zero-Crossover Distortion Topology: CMRR: 96 dB (TYP)
- Rail-to-Rail Input and Output
- Low Noise: 4.4μVpp at 0.1Hz ~10Hz
- Slew Rate: 40V/μs
- Fast Settling: 270ns to 0.01%
- Precision:
  - Low Offset: ±35µV (TYP)
  - Low Input Bias Current: 10pA (TYP)
- SUPPLY RANGE: +2.2V to +5.5V
- SPECIFIED UP TO +125°C
- Micro SIZE PACKAGES: SOT23-5, SOP8

#### **2 APPLICATIONS**

- Signal Conditioning
- Data Acquisition
- Process Control
- Active Filters
- Test Equipment
- Audio
- Wideband Amplifiers

#### **3 DESCRIPTIONS**

The RS870X-Q1 zero-crossover series, rail-to-rail, high performance, CMOS operational amplifiers are optimized for very low voltage, single-supply applications. Rail-to-rail input or output, low-noise (4.4uVpp) and high-speed operation (50MHz Gain Bandwidth) make these devices ideal for driving sampling analog-to-digital converters (ADCs). Applications include audio, signal conditioning, and sensor amplification. The RS870X-Q1 family of op amps are also well-suited for cell phone power amplifier control loops.

Special features include an excellent commonmode rejection ratio (CMRR), no input stage crossover distortion, high input impedance, and railto-rail input and output swing. The input commonmode range includes both the negative and positive supplies.

The devices are ideal for sensor interfaces, active filters and portable applications. The RS870X-Q1 families of operational amplifiers are specified at the full temperature range of -40°C to +125°C under single or dual power supplies of 2.2V to 5.5V.

#### Device Information(1)

| PART NUMBER | PACKAGE | BODY SIZE (NOM) |
|-------------|---------|-----------------|
| RS8701-Q1   | SOT23-5 | 2.92mm×1.62mm   |
| RS8702-Q1   | SOP8    | 4.90mm×3.90mm   |

<sup>(1)</sup> For all available packages, see the orderable addendum at the end of the data sheet.



## **Table of Contents**

| 1 FEATURES                                   | 1  |
|----------------------------------------------|----|
| 2 APPLICATIONS                               | 1  |
| 3 DESCRIPTIONS                               | 1  |
| 4 REVISION HISTORY                           | 3  |
| 5 PACKAGE/ORDERING INFORMATION (1)           | 4  |
| 6 PIN CONFIGURATION AND FUNCTIONS (TOP VIEW) | 5  |
| 7 SPECIFICATIONS                             | 7  |
| 7.1 Absolute Maximum Ratings                 | 7  |
| 7.2 ESD Ratings                              | 7  |
| 7.3 Recommended Operating Conditions         | 7  |
| 7.4 ELECTRICAL CHARACTERISTICS               | 8  |
| 7.5 TYPICAL CHARACTERISTICS                  | 10 |
| 8 APPLICATION AND IMPLEMENTATION             | 13 |
| 8.1 Application Information                  | 13 |
| 8.1.1 Basic Amplifier Configurations         | 13 |
| 8.2 Typical Application                      | 14 |
| 8.2.1 Design Requirements                    | 14 |
| 8.2.2 Detailed Design Procedure              | 14 |
| 8.2.3 Application Curve                      | 14 |
| 9 SYSTEM EXAMPLES                            | 15 |
| 9.1 Driving an Analog-to-Digital Converter   | 15 |
| 10 LAYOUT                                    | 16 |
| 10.1 Layout Guidelines                       | 16 |
| 10.2 Layout Example                          | 17 |
| 11 PACKAGE OUTLINE DIMENSIONS                | 18 |
| 42 TARE AND REEL INFORMATION                 | 20 |



## **4 REVISION HISTORY**

Note: Page numbers for previous revisions may different from page numbers in the current version.

| Version | Change Date | Change Item               |
|---------|-------------|---------------------------|
| A.1     | 2024/05/07  | Initial version completed |



## 5 PACKAGE/ORDERING INFORMATION (1)

| PRODUCT | ORDERING<br>NUMBER | TEMPERATURE<br>RANGE | PACKAGE<br>LEAD | Lead<br>finish/Ball<br>material <sup>(2)</sup> | MSL Peak<br>Temp <sup>(3)</sup> | PACKAGE<br>MARKING | PACKAGE<br>OPTION     |
|---------|--------------------|----------------------|-----------------|------------------------------------------------|---------------------------------|--------------------|-----------------------|
| RS870X  | RS8701XF<br>-Q1    | -40°C ~125°C         | SOT23-5         | NIPDAUAG                                       | MSL1-260°-<br>Unlimited         | 8701               | Tape and<br>Reel,3000 |
| -Q1     | RS8702XK<br>-Q1    | -40°C ~125°C         | SOP8            | Plating Sn                                     | MSL1-260°-<br>Unlimited         | RS8702             | Tape and<br>Reel,4000 |

#### NOTE:

- (1) This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the right-hand navigation.
- (2) Lead finish/Ball material. Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.
- (3) MSL Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the lot trace code information (data code and vendor code), the logo or the environmental category on the device.



## **6 PIN CONFIGURATION AND FUNCTIONS (TOP VIEW)**



**Pin Description** 

|      | PIN       |         |                                 |
|------|-----------|---------|---------------------------------|
| NAME | RS8701-Q1 | I/O (1) | DESCRIPTION                     |
|      | SOT23-5   |         |                                 |
| -IN  | 4         | I       | Negative (inverting) input      |
| +IN  | 3         | I       | Positive (noninverting) input   |
| OUT  | 1         | 0       | Output                          |
| V-   | 2         | -       | Negative (lowest) power supply  |
| V+   | 5         | -       | Positive (highest) power supply |

<sup>(1)</sup> I = Input, O = Output.



## PIN CONFIGURATION AND FUNCTIONS (TOP VIEW)



**Pin Description** 

| in Bescription |           |         |                                 |  |  |  |
|----------------|-----------|---------|---------------------------------|--|--|--|
|                | PIN       |         |                                 |  |  |  |
| NAME           | RS8702-Q1 | I/O (1) | DESCRIPTION                     |  |  |  |
|                | SOP8      |         |                                 |  |  |  |
| -INA           | 2         | 1       | Inverting input, channel A      |  |  |  |
| +INA           | 3         | I       | Noninverting input, channel A   |  |  |  |
| -INB           | 6         | I       | Inverting input, channel B      |  |  |  |
| +INB           | 5         | I       | Noninverting input, channel B   |  |  |  |
| OUTA           | 1         | 0       | Output, channel A               |  |  |  |
| OUTB           | 7         | 0       | Output, channel B               |  |  |  |
| V-             | 4         | -       | Negative (lowest) power supply  |  |  |  |
| V+             | 8         | -       | Positive (highest) power supply |  |  |  |

<sup>(1)</sup> I = Input, O = Output.



#### **7 SPECIFICATIONS**

#### 7.1 Absolute Maximum Ratings

Over operating free-air temperature range (unless otherwise noted) (1)

| ·                                        |                                     |         | MIN        | MAX      | UNIT  |
|------------------------------------------|-------------------------------------|---------|------------|----------|-------|
| Valtage                                  | Supply, V <sub>S</sub> =(V+) - (V-) |         |            | 5.5      | V     |
| Voltage                                  | Signal input pin <sup>(2)</sup>     |         | (V-)-0.5   | (V+)+0.5 | ]     |
| C                                        | Signal input pin <sup>(2)</sup>     |         | -10        | 10       |       |
| Current                                  | Current Output short-circuit (3)    |         | Continuous |          |       |
| 0                                        | Dealtage they well in a dealta (4)  | SOT23-5 |            | 230      | °C/W  |
| Αιθ                                      | Package thermal impedance (4)       | SOP8    |            | 110      | -C/VV |
|                                          | Operating range, T <sub>A</sub>     |         | -40        | 125      |       |
| Temperature Junction, T <sub>J</sub> (5) |                                     | -40     | 150        | °C       |       |
|                                          | Storage, T <sub>stg</sub>           | _       | -65        | 150      |       |

<sup>(1)</sup> Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied.

- (3) Short-circuit to ground, one amplifier per package.
- (4) The package thermal impedance is calculated in accordance with JESD-51.
- (5) The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $R_{\theta JA}$ , and  $T_A$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} T_A) / R_{\theta JA}$ . All numbers apply for packages soldered directly onto a PCB.

#### 7.2 ESD Ratings

The following ESD information is provided for handling of ESD-sensitive devices in an ESD protected area only.

|        |                         |                                              | VALUE | UNIT                                  |
|--------|-------------------------|----------------------------------------------|-------|---------------------------------------|
|        |                         | Human-Body Model (HBM), per AEC Q100-002 (1) | ±4000 | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ |
| V(ESD) | Electrostatic discharge | Charged-Device Model (CDM), per AEC Q100-011 | ±1500 | V                                     |
|        |                         | Latch-Up (LU), per AEC Q100-004              | ±200  | mA                                    |

<sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.



#### **ESD SENSITIVITY CAUTION**

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 7.3 Recommended Operating Conditions

Over operating free-air temperature range (unless otherwise noted).

| ·                                            |               | MIN | NOM | MAX | UNIT |
|----------------------------------------------|---------------|-----|-----|-----|------|
| Supply voltage, V <sub>S</sub> = (V+) - (V-) | Single-supply | 2.2 |     | 5.5 | V    |
| Operating range, T <sub>A</sub>              |               | -40 |     | 125 | °C   |

<sup>(2)</sup> Input terminals are diode-clamped to the power-supply rails. Input signals that can swing more than 0.5V beyond the supply rails should be current-limited to 10mA or less.



## 7.4 ELECTRICAL CHARACTERISTICS

(At  $T_A$  = +25°C,  $V_S$ =2.2V to 5.5V,  $V_{CM}$ = $V_S$ /2,  $V_{OUT}$ =0V and  $R_L$  = 10k $\Omega$  connected to 0V, FULL<sup>(9)</sup>=-40°C ~+125°C, unless otherwise noted.) (1)

| ptherwise noted.) (1)  PARAMETER      | SYMBOL              | CONDITIONS                                                                                  | TEMP         | MIN <sup>(2)</sup> | TYP <sup>(3)</sup> | MAX <sup>(2)</sup> | UNIT         |
|---------------------------------------|---------------------|---------------------------------------------------------------------------------------------|--------------|--------------------|--------------------|--------------------|--------------|
| POWER SUPPLY                          |                     |                                                                                             |              |                    |                    |                    | 0            |
| Operating Voltage Range               | Vs                  |                                                                                             | FULL         | 2.2                |                    | 5.5                | V            |
|                                       | <b>V</b> 3          |                                                                                             | 25°C         | 2.2                | 7.6                | 10                 | •            |
| Quiescent Current Per<br>Amplifier    | Ιq                  | V <sub>S</sub> = 5V, I <sub>OUT</sub> =0mA                                                  | FULL         |                    | 7.0                | 12                 | mA           |
| INPUT CHARACTERISTICS                 |                     |                                                                                             |              |                    |                    |                    |              |
| Input Offset Voltage                  | Vos                 | V <sub>CM</sub> = V <sub>S</sub> /2                                                         | 25°C         | -200               | ±35                | 200                | μV           |
| Input Offset Voltage Average<br>Drift | Vos Tc              |                                                                                             | FULL         |                    | 1.5                |                    | μV/°C        |
| Power-Supply Rejection Ratio          | PSRR                | V <sub>S</sub> =2.2V to 5.5V                                                                | 25°C<br>FULL | 90<br>80           | 100                |                    | dB           |
| Channel separation, DC                |                     |                                                                                             | 25°C         | 30                 | 0.2                |                    | μV/V         |
| -                                     |                     |                                                                                             | 25°C         |                    | 10                 | 50                 | рА           |
| Input Bias Current (4) (5)            | lΒ                  |                                                                                             | FULL         |                    | 500                |                    | pА           |
|                                       |                     |                                                                                             | 25°C         |                    | 10                 | 50                 | pА           |
| Input Offset Current (4)              | los                 |                                                                                             | FULL         |                    | 500                |                    | рА           |
| Common-Mode Voltage<br>Range          | V <sub>СМ</sub>     |                                                                                             | FULL         | (V-)               |                    | (V+)+0.1           | V            |
| Common-Mode Rejection                 | CMRR                | V <sub>S</sub> = 5.5V,                                                                      | 25°C         | 84                 | 96                 |                    | dB           |
| Ratio                                 | CIVIKK              | (V-) <v<sub>CM&lt;(V+)</v<sub>                                                              | FULL         | 83                 |                    |                    |              |
|                                       |                     | $V_S = 5V$ , $R_L = 10K\Omega$ ,                                                            | 25°C         | 101                | 120                |                    |              |
| Open-Loop Voltage Gain                | Aol                 | Vo=(V-)+0.15V to<br>(V+)-0.15V                                                              | FULL         | 90                 |                    |                    | dB           |
| NOISE PERFORMANCE                     |                     | ,                                                                                           |              |                    |                    |                    |              |
| Input Voltage Noise                   | e <sub>np-p</sub>   | f= 0.1Hz to 10Hz                                                                            | 25°C         |                    | 4.4                |                    | $\mu V_{PP}$ |
| Input Voltage Noise Density           | en                  | f = 100KHz                                                                                  | 25°C         |                    | 4                  |                    | nV/√HZ       |
| DYNAMIC PERFORMANCE                   |                     |                                                                                             |              |                    |                    |                    |              |
| Slew Rate (8)                         | SR                  | G=+1                                                                                        | 25°C         |                    | 40                 |                    | V/μs         |
| Gain-Bandwidth Product                | GBP                 | $V_{IN} = 50 \text{mV}_{P-P}$                                                               | 25°C         |                    | 50                 |                    | MHz          |
| Phase Margin (4)                      | φο                  | $V_{OUT} = 100 \text{mV}_{P-P},$<br>$C_L = 70 \text{pF}$                                    | 25°C         |                    | 60                 |                    | 0            |
| Settling Time, 0.01%                  | ts                  | V <sub>S</sub> = 5V, V <sub>PP</sub> =4V,<br>G = +1, C <sub>L</sub> =100PF                  | 25°C         |                    | 270                |                    | ns           |
| Overload Recovery Time                | tor                 | $V_{IN} \times G \geq V_S$                                                                  | 25°C         |                    | 54                 |                    | ns           |
| Total Harmonic Distortion +<br>Noise  | THD+N               | V <sub>S</sub> =5V, R <sub>L</sub> =600Ω,<br>V <sub>O</sub> =4V <sub>PP</sub> , G=1, f=1kHz | 25°C         |                    | 0.0008%            |                    |              |
| OUTPUT CHARACTERISTICS                |                     |                                                                                             |              |                    |                    |                    |              |
|                                       | V                   |                                                                                             | 25°C         |                    | 10                 | 20                 |              |
| Output Voltage Swing from             | V <sub>OH</sub>     | V <sub>S</sub> =5V, R <sub>L</sub> =10 KΩ                                                   | FULL         |                    |                    | 30                 | mV           |
| Rail                                  | Vol                 | v5-3v, V[-10 V22                                                                            | 25°C         |                    | 20                 | 30                 | liiv         |
|                                       | VOL                 |                                                                                             | FULL         |                    |                    | 40                 |              |
| Output Source Current (6) (7)         | I <sub>SOURCE</sub> | V <sub>S</sub> = 5V                                                                         | 25°C         |                    | 180                |                    | m ^          |
| Output Sink Current (6) (7)           | Isink               | v5 - JV                                                                                     | 23-0         |                    | 150                |                    | mA           |
| Open-loop output impedance            |                     | f = 1 MHz, I <sub>O</sub> = 0 mA                                                            | 25°C         |                    | 30                 |                    | Ω            |



#### NOTE:

- (1) Electrical table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device.
- (2) Limits are 100% production tested at 25°C. Limits over the operating temperature range are ensured through correlations using statistical quality control (SQC) method.
- (3) Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration.
- (4) This parameter is ensured by design and/or characterization and is not tested in production.
- (5) Positive current corresponds to current flowing into the device.
- (6) The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $R_{\theta JA}$ , and  $T_A$ . The maximum allowable power dissipation at any ambient temperature is PD =  $(T_{J(MAX)} T_A) / R_{\theta JA}$ . All numbers apply for packages soldered directly onto a PCB.
- (7) Short circuit test is a momentary test.
- (8) Number specified is the slower of positive and negative slew rates.
- (9) Specified by characterization only.



#### 7.5 TYPICAL CHARACTERISTICS

NOTE: The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only.

At  $T_A = +25$ °C,  $V_S=5V$ , unless otherwise noted.



Figure 1. Quiescent Current vs Supply Voltage



Figure 3. Input Offset Voltage vs Temperature



Figure 5. Supply Voltage vs Output Current



Figure 2. Quiescent Current vs Temperature



Figure 4. 0.1Hz to 10Hz Input Voltage Noise



Input Common Mode Voltage(V)

Figure 6. Input Offset Voltage vs Input Common Mode Voltage



#### TYPICAL CHARACTERISTICS

NOTE: The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only.

At  $T_A = +25$ °C,  $V_S=5V$ , unless otherwise noted.



Figure 7. Input Offset Voltage vs Supply Voltage



Figure 8. Common-Mode Rejection Ratio vs
Temperature



Figure 9. Power-Supply Rejection Ratio vs Temperature



Figure 11. Small-Signal Step Response



Figure 10. Open-Loop Voltage Gain vs Temperature



Figure 12. Large-Signal Step Response



## **TYPICAL CHARACTERISTICS**

NOTE: The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only.

At  $T_A = +25$ °C,  $V_S=5V$ , unless otherwise noted.



Figure 13. Open-Loop Gain and Phase vs Frequency



#### **8 APPLICATION AND IMPLEMENTATION**

Information in the following applications sections is not part of the RUNIC component specification, and RUNIC does not warrant its accuracy or completeness. RUNIC's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

#### 8.1.1 Basic Amplifier Configurations

As with other single-supply op amps, the RS870X-Q1 may be operated with either a single supply or dual supplies. A typical dual-supply connection is shown in Figure 14, which is accompanied by a single-supply connection. The RS870X-Q1 is configured as a basic inverting amplifier with a gain of -10 V/V. The dual-supply connection has an output voltage centered on zero, while the single-supply connection has an output centered on the common-mode voltage  $V_{CM}$ . For the circuit shown, this voltage is 1.5 V, but may be any value within the common-mode input voltage range.



Figure 14. Basic Circuit Connections

Figure 15 shows a single-supply, electret microphone application where  $V_{CM}$  is provided by a resistive divider. The divider also provides the bias voltage for the electret element.



Figure 15. Microphone Preamplifier



#### 8.2 Typical Application

Low-pass filters are commonly employed in signal processing applications to reduce noise and prevent aliasing. The RS870X-Q1 is ideally suited to construct high-speed, high-precision active filters. Figure 16 illustrates a second-order low-pass filter commonly encountered in signal processing applications.



Figure 16. Second-Order Low-Pass Filter

#### 8.2.1 Design Requirements

Use the following parameters for this design example:

- Gain = 5 V/V (inverting gain)
- Low-pass cutoff frequency = 25 kHz
- Second-order Chebyshev filter response with 3-dB gain peaking in the passband

#### **8.2.2 Detailed Design Procedure**

The infinite-gain multiple-feedback circuit for a low-pass network function is shown in Figure 16. Use Equation 1 to calculate the voltage transfer function.

$$\frac{\text{Output}}{\text{Input}}(s) = \frac{-1/R_1 R_3 C_2 C_5}{S^2 + (S/C_2)(1/R_1 + 1/R_3 + 1/R_4) + 1/R_3 R_4 C_2 C_5}$$
(1)

This circuit produces a signal inversion. For this circuit the gain at DC and the low-pass frequency can be calculated by Equation 2:

Gain = 
$$\frac{R_4}{R_1}$$
  
 $f_C = \frac{1}{2\pi} \sqrt{(1/R_3 R_4 C_2 C_5)}$  (2)

#### 8.2.3 Application Curve



Figure 17. RS870X-Q1 Second-Order 25 kHz, Chebyshev, Low-Pass Filter



#### 9 SYSTEM EXAMPLES

#### 9.1 Driving an Analog-to-Digital Converter

Very wide common-mode input range, rail-to-rail input and output voltage capability, and high speed make the RS870X-Q1 an ideal driver for modern ADCs. Also, because it is free of the input offset transition characteristics inherent to some rail-to-rail CMOS op amps, the RS870X-Q1 provides low THD and excellent linearity throughout the input voltage swing range.

Figure 18 shows the RS870X-Q1 driving an ADS8326, 16-bit, 250-kSPS converter. The amplifier is connected as a unity-gain, noninverting buffer and has an output swing to 0 V, making it directly compatible with the ADC minus full-scale input level. The 0V level is achieved by powering the RS870X-Q1 V- pin with a small negative voltage established by the diode forward voltage drop. A small, signal-switching diode or Schottky diode provides a suitable negative supply voltage of -0.3 V to -0.7 V. The supply rail-to-rail is equal to V+, plus the small negative voltage.



- (1) Suggested value; may require adjustment based on specific application.
- (2) Single-supply applications lose a small number of ADC codes near ground due to op amp output swing limitation. If a negative power supply is available, this simple circuit creates a -0.3-V supply to allow output swing to true ground potential.

Figure 18. Driving the ADS8326



#### **10 LAYOUT**

#### **10.1 Layout Guidelines**

For best operational performance of the device, use good PCB layout practices, including:

- Noise can propagate into analog circuitry through the power pins of the circuit as a whole and operational amplifier itself. Bypass capacitors are used to reduce the coupled noise by providing low-impedance power sources local to the analog circuitry.
  - Connect low-ESR,  $0.1\mu F$  ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable for single supply applications.
  - The RS870X-Q1 is capable of high-output current (in excess of 150 mA). Applications with low impedance loads or capacitive loads with fast transient signals demand large currents from the power supplies. Larger bypass capacitors such as  $1\mu F$  solid tantalum capacitors may improve dynamic performance in these applications.
- Separate grounding for analog and digital portions of circuitry is one of the simplest and most-effective methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to ground planes. A ground plane helps distribute heat and reduces EMI noise pickup. Make sure to physically separate digital and analog grounds paying attention to the flow of the ground current.
- To reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If these traces cannot be kept separate, crossing the sensitive trace perpendicular is much better as opposed to in parallel with the noisy trace.
- Place the external components as close to the device as possible. As shown in Figure 20, keeping RF and RG close to the inverting input minimizes parasitic capacitance.
- Keep the length of input traces as short as possible. Always remember that the input traces are the most sensitive part of the circuit.
- Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce leakage currents from nearby traces that are at different potentials.
- Cleaning the PCB following board assembly is recommended for best performance.
- Any precision integrated circuit may experience performance shifts due to moisture ingress into the plastic
  package. Following any aqueous PCB cleaning process, baking the PCB assembly is recommended to remove
  moisture introduced into the device packaging during the cleaning process. A low temperature, post cleaning
  bake at 85°C for 30 minutes is sufficient for most circumstances.



#### 10.2 Layout Example



**Figure 19. Schematic Representation** 



Figure 20. Layout Recommendation

NOTE: Layout Recommendations have been shown for dual op-amp only, follow similar precautions for Single and four.



## 11 PACKAGE OUTLINE DIMENSIONS SOT23-5 (3)





### RECOMMENDED LAND PATTERN (Unit: mm)





| Completed. | Dimensions I | n Millimeters  | Dimensions In Inches |          |  |
|------------|--------------|----------------|----------------------|----------|--|
| Symbol     | Min          | Max            | Min                  | Max      |  |
| A (1)      |              | 1.250          |                      | 0.049    |  |
| A1         | 0.000        | 0.150          | 0.000                | 0.006    |  |
| A2         | 1.000        | 1.200          | 0.039                | 0.047    |  |
| b          | 0.360        | 0.500          | 0.014                | 0.020    |  |
| С          | 0.100        | 0.200          | 0.004                | 0.008    |  |
| D (1)      | 2.826        | 3.026          | 0.111                | 0.119    |  |
| E (1)      | 1.526        | 1.726          | 0.060                | 0.068    |  |
| E1         | 2.600        | 3.000          | 0.102                | 0.118    |  |
| е          | 0.950(       | 0.950(BSC) (2) |                      | BSC) (2) |  |
| e1         | 1.800        | 2.000          | 0.071                | 0.079    |  |
| L          | 0.350        | 0.600          | 0.014                | 0.024    |  |
| θ          | 0°           | 8°             | 0°                   | 8°       |  |

#### NOTE:

- 1. Plastic or metal protrusions of 0.15mm maximum per side are not included.
- 2. BSC (Basic Spacing between Centers), "Basic" spacing is nominal.
- 3. This drawing is subject to change without notice.



### **SOP8** (2)









Detail X



**RECOMMENDED LAND PATTERN** (Unit: mm)

| Complete       | Dimensions I | n Millimeters | Dimension | s In Inches |
|----------------|--------------|---------------|-----------|-------------|
| Symbol         | Min          | Max           | Min       | Max         |
| A (1)          |              | 1.750         |           | 0.069       |
| A <sub>1</sub> | 0.100        | 0.250         | 0.004     | 0.010       |
| A <sub>2</sub> | 1.250        | 1.450         | 0.049     | 0.057       |
| A3             | 0.           | 25            | 0.0       | 010         |
| bp             | 0.360        | 0.490         | 0.014     | 0.019       |
| С              | 0.190        | 0.250         | 0.007     | 0.010       |
| D (1)          | 4.800        | 5.000         | 0.190     | 0.200       |
| E (1)          | 3.800        | 4.000         | 0.150     | 0.160       |
| HE             | 5.800        | 6.200         | 0.228     | 0.244       |
| е              | 1.2          | 270           | 0.0       | 50          |
| L              | 1.0          | 1.05          |           | 941         |
| Lp             | 0.400        | 1.000         | 0.016     | 0.039       |
| Q              | 0.600        | 0.700         | 0.024     | 0.028       |
| Z              | 0.300        | 0.700         | 0.012     | 0.028       |
| У              | 0.1          |               | 0.004     |             |
| θ              | 0°           | 8°            | 0°        | 8°          |

#### NOTE:

- Plastic or metal protrusions of 0.15mm maximum per side are not included.
   This drawing is subject to change without notice.



## 12 TAPE AND REEL INFORMATION REEL DIMENSIONS

#### **TAPE DIMENSION**



NOTE: The picture is only for reference. Please make the object as the standard.

#### **KEY PARAMETER LIST OF TAPE AND REEL**

| Package Type | Reel<br>Diameter | Reel<br>Width(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P0<br>(mm) | P1<br>(mm) | P2<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|------------------|-------------------|------------|------------|------------|------------|------------|------------|-----------|------------------|
| SOT23-5      | 7"               | 9.5               | 3.20       | 3.20       | 1.40       | 4.0        | 4.0        | 2.0        | 8.0       | Q3               |
| SOP8         | 13"              | 12.4              | 6.40       | 5.40       | 2.10       | 4.0        | 8.0        | 2.0        | 12.0      | Q1               |

#### NOTE:

- 1. All dimensions are nominal.
- 2. Plastic or metal protrusions of 0.15mm maximum per side are not included.



#### IMPORTANT NOTICE AND DISCLAIMER

Jiangsu RUNIC Technology Co., Ltd. will accurately and reliably provide technical and reliability data (including data sheets), design resources (including reference designs), application or other design advice, WEB tools, safety information and other resources, without warranty of any defect, and will not make any express or implied warranty, including but not limited to the warranty of merchantability Implied warranty that it is suitable for a specific purpose or does not infringe the intellectual property rights of any third party.

These resources are intended for skilled developers designing with RUNIC products You will be solely responsible for: (1) Selecting the appropriate products for your application; (2) Designing, validating and testing your application; (3) Ensuring your application meets applicable standards and any other safety, security or other requirements; (4) RUNIC and the RUNIC logo are registered trademarks of RUNIC INCORPORATED. All trademarks are the property of their respective owners; (5) For change details, review the revision history included in any revised document. The resources are subject to change without notice. Our company will not be liable for the use of this product and the infringement of patents or third-party intellectual property rights due to its use.